

## NVIDIA DOCA PCC Counter Tool

User Guide

MLNX-15-060605\_v2.2.0 | October 2023

### Table of Contents

| Chapter 1. Introduction  | 1 |
|--------------------------|---|
| Chapter 2. Prerequisites | 2 |
| Chapter 3. Description   | 3 |
| Chapter 4. Execution     | 5 |

## Chapter 1. Introduction

The PCC Counter tool is used to print PCC-related hardware counters. The output counters help debug the PCC user algorithm embedded in the DOCA PCC application.

# Chapter 2. Prerequisites

DOCA 2.2.0 and higher.

### Chapter 3. Description

If NVIDIA<sup>®</sup> BlueField<sup>®</sup>-3 is operating in DPU mode, the script must be executed on the Arm side. If BlueField-3 is operating in NIC mode, the script must be executed on the host side.



Refer to <u>DPU Modes of Operation</u> for more information.

The following performance counters are supported for PCC:

- MAD\_RTT\_PERF\_CONT\_REQ the number of RTT requests received in total
- ▶ MAD RTT PERF CONT RES the number of RTT responses received in total
- SX\_EVENT\_WRED\_DROP the number of TX events dropped due to the CC event queue being full
- SX\_RTT\_EVENT\_WRED\_DROP the number of "TX event with RTT request sent indication" dropped due to the CC event queue being full
- ACK\_EVENT\_WRED\_DROP the number of Ack events dropped due to the CC event queue being full
- NACK\_EVENT\_WRED\_DROP the number of Nack events dropped due to the CC event queue being full
- CNP\_EVENT\_WRED\_DROP the number of CNP events dropped due to the CC event queue being full
- RTT\_EVENT\_WRED\_DROP the number of RTT events dropped due to the CC event queue being full
- HANDLED\_SXW\_EVENTS the number of handled CC events related to SXW
- HANDLED\_RXT\_EVENTS the number of handled CC events related to RXT
- DROP\_RTT\_PORT0\_REQ the number of RTT requests dropped in total from port 0
- DROP RTT PORT1 REQ the number of RTT requests dropped in total from port 1
- DROP RTT PORTO RES the number of RTT responses dropped in total from port O
- DROP\_RTT\_PORT1\_RES the number of RTT responses dropped in total from port 1
- RTT GEN PORTO REQ the number of RTT requests sent in total from port O
- RTT GEN PORT1 REQ the number of RTT requests sent in total from port 1
- RTT GEN PORTO RES the number of RTT responses sent in total from port O

- RTT\_GEN\_PORT1\_RES the number of RTT responses sent in total from port 1
- PCC\_CNP\_COUNT the number of CNP received in total, regardless of whether it is handled or ignored

## Chapter 4. Execution

### To use the PCC Counter:

 Initialize all supported hardware counters. Run: sudo ./pcc\_counters.sh set /dev/mst/mt41692\_pciconf0



Counters are zeroed after each set command.

### 2. Query all supported hardware counters. Run:

sudo ./pcc\_counters.sh query /dev/mst/mt41692\_pciconf0



The output counters are counted from the time the set command is executed to the time when the query command is issued.

### Example output:

| sudo ./po | cc_counters.sh query /de | ev/mst/r | mt41692_pciconf0                        |
|-----------|--------------------------|----------|-----------------------------------------|
|           | PCC Counters             |          |                                         |
| Counter:  | MAD RTT PERF CONT REQ    | Value:   | 000000000028b85b                        |
| Counter:  | MAD RTT PERF CONT RES    | Value:   | 000000000028b85a                        |
| Counter:  | SX EVENT WRED DROP       | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | SX RTT EVENT WRED DROP   | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | ACK EVENT WRED DROP      | Value:   | 0000000000ccdf4f                        |
| Counter:  | NACK EVENT WRED DROP     | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | CNP EVENT WRED DROP      | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | RTT_EVENT_WRED_DROP      | Value:   | 00000000000000000                       |
| Counter:  | HANDLED SXW EVENTS       | Value:   | 000000000932543a                        |
| Counter:  | HANDLED_RXT_EVENTS       | Value:   | 00000000028b85c                         |
| Counter:  | DROP_RTT_PORT0_REQ       | Value:   | 00000000000000000                       |
| Counter:  | DROP_RTT_PORT1_REQ       | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | DROP_RTT_PORT0_RES       | Value:   | 00000000000000000                       |
| Counter:  | DROP_RTT_PORT1_RES       | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | RTT_GEN_PORT0_REQ        | Value:   | 00000000000000000                       |
| Counter:  | RTT_GEN_PORT1_REQ        | Value:   | 00000000028b85c                         |
| Counter:  | RTT_GEN_PORT0_RES        | Value:   | 000000000000000000000000000000000000000 |
| Counter:  | RTT_GEN_PORT1_RES        | Value:   | 000000000028b85d                        |
| Counter:  | PCC CNP COUNT            | Value:   | 000000000000000000000000000000000000000 |

#### Notice

This document is provided for information purposes only and shall not be regarded as a warranty of a certain functionality, condition, or quality of a product. NVIDIA Corporation nor any of its direct or indirect subsidiaries and affiliates (collectively: "NVIDIA") make no representations or warranties, expressed or implied, as to the accuracy or completeness of the information contained in this document and assume no responsibility for any errors contained herein. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This document is not a commitment to develop, release, or deliver any Material (defined below), code, or functionality.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and any other changes to this document, at any time without notice.

Customer should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer ("Terms of Sale"). NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this document. No contractual obligations are formed either directly or indirectly by this document.

NVIDIA products are not designed, authorized, or warranted to be suitable for use in medical, military, aircraft, space, or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death, or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on this document will be suitable for any specified use. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to evaluate and determine the applicability of any information contained in this document, ensure the product is suitable and fit for the application planned by customer, and perform the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this document. NVIDIA accepts no liability related to any default, damage, costs, or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this document or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this document. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights.

Reproduction of information in this document is permissible only if approved in advance by NVIDIA in writing, reproduced without alteration and in full compliance with all applicable export laws and regulations, and accompanied by all associated conditions, limitations, and notices.

THIS DOCUMENT AND ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL NVIDIA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF NVIDIA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA's aggregate and cumulative liability towards customer for the product.

#### Trademarks

NVIDIA, the NVIDIA logo, and Mellanox are trademarks and/or registered trademarks of Mellanox Technologies Ltd. and/or NVIDIA Corporation in the U.S. and in other countries. The registered trademark Linux<sup>®</sup> is used pursuant to a sublicense from the Linux Foundation, the exclusive licensee of Linus Torvalds, owner of the mark on a world¬wide basis. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2023 NVIDIA Corporation & affiliates. All rights reserved.

NVIDIA Corporation | 2788 San Tomas Expressway, Santa Clara, CA 95051 http://www.nvidia.com